Design and implementation of reconfigurable placement technique in soc.

  • Unique Paper ID: 161217
  • Volume: 10
  • Issue: 2
  • PageNo: 954-960
  • Abstract:
  • One of the most crucial processes for design closure is placement for very-large-scale integrated (VLSI) circuits. By equating the analytical placement problem to the process of training a neural network, we provide a revolutionary GPU-accelerated placement framework called DREAMPlace. DREAMPlace, which is built on top of the widely used deep learning framework PyTorch, can outperform the state-of-the-art multithreaded placer RePlAce in terms of global placement speed without sacrificing quality by about 40 percent. We think that our effort will pave the way for tackling old EDA issues using modern hardware and software for AI.
email to a friend

Cite This Article

  • ISSN: 2349-6002
  • Volume: 10
  • Issue: 2
  • PageNo: 954-960

Design and implementation of reconfigurable placement technique in soc.

Related Articles

Impact Factor
8.01 (Year 2024)

Join Our IPN

IJIRT Partner Network

Submit your research paper and those of your network (friends, colleagues, or peers) through your IPN account, and receive 800 INR for each paper that gets published.

Join Now

Recent Conferences

NCSEM 2024

National Conference on Sustainable Engineering and Management - 2024 Last Date: 15th March 2024

Submit inquiry